RESEARCH ARTICLE

**OPEN ACCESS** 

# Application of Newton Raphson Method for Selective Harmonic Elimination in Multilevel Inverter

Mrs. Sarika D Patil<sup>#1</sup>, Mrs. Anuradha Gandhi<sup>\*2</sup>, Mr.Muneeb Ahmad<sup>#3</sup>

 # Department of Electrical Engineering, RTMNU Nagpur Rajiv Gandhi College of Engineering & Research, Nagpur, India <sup>1</sup>sdpatil79@gmail.com <sup>3</sup>muneebelco@yahoo.co.in
 \* Department of Electrical Engineering, RTMNU Nagpur Rajiv Gandhi College of Engineering & Research,

Nagpur, India <sup>2</sup>pareshgandhi@ymail.com

## Abstract

Multilevel inverters have been important devices developed in recent years, owing to their capability to increase the voltage and power delivered to the load. Researches done based on basic inverter topologies shows that, Multilevel inverters have been widely used in medium and high-voltage applications as they have many advantages such as low power dissipation on power switches, low harmonic and low electromagnetic interference (EMI) outputs. For getting the improvement in inverter performance and quality of output, the different methods has been implemented such as, use of various switching strategies, use of Low Pass Filter to eliminate higher order harmonics ,use of Multilevel Structure in order to reduce harmonics and THD. The Selective harmonic elimination method for the staircase voltage waveform generated by multilevel inverter has been studied extensively in the last decade. The selective harmonic elimination method for 3-Pahase 7-Level Multilevel inverter using simple PWM Technique is proposed in this paper. MATLAB simulink environment is used to simulate the results.

*Keywords*- PWM – Pulse Width Modulation, FACTS-Flexible AC Transmission System, MLI-Multilevel Inverter, CHB-Cascaded H-Bridge, NPC- Neutral point Clamped, FC- Flying Capacitors.

### I. INTRODUCTION

Recently Multilevel Inverters are widely used in many industrial applications, where the requirement is medium voltage and high power [1],[2]. Multilevel Inverter has been widely used for chemical, oil, and liquefied natural gas (LNG) plants, water plants, marine propulsion, power generation, energy transmission, and power-quality devices [3], FACTS Devices [4]. According to Survey carried out in [3], cascaded multilevel inverter reaches the higher output voltage and power levels upto 13.8 kV, 30 MVA. Multilevel inverter is also playing important role in Renewable energy application for utility interface with grid [5].

While in comparison with traditional twolevel voltage source inverters, multilevel inverters have several advantages. The main advantage of multilevel inverter is that is stepwise output voltage. This advantage results in higher power quality, lower switching losses, higher voltage capability moreover, it also reduces the cost with transformer less system at the distribution side. It has low distortion and low dv/dt, can draw input current with very low distortion, can generate smaller common-mode (cm) voltage, thus reducing the stress in the motor bearings, also it can operate with a lower switching frequency[6]-[8]. Desired output can be obtained from multilevel inverter with several number of dc voltages as inputs. If the number of levels is increased the output voltage and current waveform approaches to the sinusoidal waveform. The different topologies, control strategies and modulation techniques used for Multilevel inverters are presented in [3],[9]. There exist three commercial topologies of multilevel voltage-source inverters: neutral point clamped (NPC) [10], cascaded H-bridge (CHB)[11], and flying capacitors (FCs)[12]. International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622 International Conference on Industrial Automation and Computing (ICIAC-12-13th April 2014)

| ACCOURDING TO TOPOLOGIES        |                            |                |                                |                                 |                                       |
|---------------------------------|----------------------------|----------------|--------------------------------|---------------------------------|---------------------------------------|
|                                 | Single Phase<br>Topologies |                | Three Phase Topologies         |                                 |                                       |
|                                 | Half<br>Bridge             | Full<br>Bridge | Diode<br>Clamped               | Flying<br>Capacitor             | Cascaded                              |
| THDy (%)                        | 163                        | 156            | 36,9                           | 33,1                            | 32,4                                  |
| Main<br>power                   | 2                          | 4              | 2(m-1)                         | 2(m-1)                          | 2(m-1)                                |
| Clamping<br>diodes per<br>phase | 0                          | 0              | (m-1).(m-2)                    | 0                               | 0                                     |
| DC bus<br>capacitor             | 2                          | 2              | (m-1)                          | (m-1)                           | (m-1)/2                               |
| Balancing<br>capacitor<br>per   | 0                          | 0              | 0                              | (m-1).(m-<br>2)/2               | 0                                     |
| Total<br>material for<br>m=5    | -                          | -              | 24                             | 18                              | 10                                    |
| Control<br>Scheme               | Regular<br>PWM             | Regular<br>PWM | SHE-<br>PWM,<br>SPWM,<br>SVM   | SHE-<br>PWM,<br>SPWM            | SPWM,<br>SVM                          |
| Applications                    | <<br>2kV                   | <<br>2kV       | Motor<br>drive,<br>STATCO<br>M | Motor<br>drive.,<br>STAT<br>COM | PV,<br>Motor<br>drive,<br>STAT<br>COM |

TABLE I COMPARISION OF M-LEVEL INVERTER

Cascaded multilevel inverters are based on a series connection of several single-phase inverters. This structure is capable to produce medium output voltage level as number of inverters increases. The Quality of output waveform of voltage and current can be improved by connecting three to ten inverters in series as presented in [13]. An exhaustive study of Multilevel Inverters and its applications in various fields is carried out continuously over last few years.

# II. GENERAL CASCADED MULTILEVEL INVERTER.

Cascade Multilevel Inverter (CMLI) is one of the most important topology in the family of multilevel and multipulse inverters. It requires least number of components with compare to diode-clamped and flying capacitors type multilevel inverters and no specially designed transformer is needed as compared to multipulse inverter. It has modular structure with simple switching strategy and occupies less space [1], [3]. The CMLI consists of a number of H-bridge inverter units with separate dc source for each unit and is connected in cascade or series as shown in Fig. 1.



Fig. 1 configuration of single –phase Cascaded Multilevel Inverter

Each H-bridge can produce three different voltage levels:  $+V_{dc}$ , 0, and  $-V_{dc}$  by connecting the dc source to ac output side by different combinations of the four switches  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$ . The ac output of each H-bridge is connected in series such that the synthesized output voltage waveform is the sum of all of the individual H-bridge outputs.

Fig. 2 shows the main H-bridge cell of one inverter used for implementation of the multilevel inverter. The full bridge inverter module includes four power switches to form an H-bridge. A multilevel cascade inverter consists a number of H-bridge cells that are connected in series per phase, and each module requires a separate DC source to generate voltage levels at the output of inverter. The objective of this paper is to develop a robustly designed inverter block with mathematical model for SPWM modulator to minimize THD ratios and compare to other conventional models. The inverter output values will be discussed for several switching frequencies and modulation indices applied to modulator.



Fig. 2 Output voltage waveform of 7-level Cascaded Multilevel Inverter

Fig. 2 shows the output voltage waveform for 7-Level inverter The full bridge inverter module includes four power switches (IGBTs) to form an H-bridge as shown in Fig.1. A multilevel cascade inverter consists a number of H-bridge cells that are connected in series per phase, and each module requires a separate DC source to generate voltage levels at the output of inverter.

$$V_{out} = \begin{cases} +V_{dc} & In1, In4 \text{ ON} \\ 0 & In1, In3 \text{ ON} \\ -V_{dc} & In 2, In3 \text{ ON} \end{cases} \quad \text{Eq. 1}$$

The switching inputs shown as In<sub>1,2</sub> in the Fig. 1 will allow obtaining output voltages. The H-bridge cells are serially connected over AC outputs to obtain expanded phase voltage levels and therefore, the total output level is the synthesize of cells' output of each H-bridge as shown in Fig.2.The output levels of each phase and each line voltage will be as shown in eq (2) and eq (3) respectively [19].

$$\begin{array}{ll} m=2s+1 & \mbox{Eq. 2} \\ \mbox{Switching devices}=2(m\mbox{-}1) & \mbox{Eq. 3} \\ \mbox{DC Bus capacitors}=(m\mbox{-}1)/2 \end{array}$$

where 's' is the number of bridges, 'm' is the number of levels. The ratio of DC voltage source naturally affects the output levels of a cascade multilevel inverter. The Fourier series expansion of the general multilevel stepped output voltage is shown in Eq. 4.

where n is the harmonic number of the output voltage of inverter.

$$V(wt) = \sum_{n=1}^{m} Vn \sin(nwt) \qquad \text{Eq.4}$$

Where

$$V(n) = \frac{4Vdc}{n\pi} \sum_{n=1}^{\infty} \frac{\cos(n\theta i)}{0} \quad for \ odd \ i$$
  
for even i

The switching angles can be chosen to obtain minimum voltage harmonics. To satisfy fundamental voltage and to eliminate 5th and 7th harmonics, three nonlinear equations are as follows.

$$V1 = \frac{4Vac}{\pi} [\cos(\theta 1) + \cos(\theta 2) + \cos(\theta 3)] \dots \dots \text{Eq. 5}$$

$$V5 = \frac{4Vac}{5\pi} [\cos(5\theta 1) + \cos(5\theta 2) + \cos(5\theta 3)] \dots \text{Eq. 6}$$

$$V7 = \frac{4Vac}{7\pi} [\cos(7\theta 1) + \cos(7\theta 2) + \cos(7\theta 3)] \dots \text{Eq. 7}$$
Subject to  $0 < \theta 1 < \theta 2 < \theta 3 < \frac{\pi}{2}$ 

For an 7-level cascade inverter, there are three H-bridges per phase i.e. s = 3 or three degrees of freedom are available; one degree of freedom is used to control the magnitude of the fundamental voltage and the remaining degrees of freedom are used to eliminate  $5^{\circ}$  and  $7^{\circ}$ order harmonic components as they dominate the total harmonic distortion [5]. The above stated conditions can be written in support of above statement, an example is presented in which four solutions were computed for modulation index, m = 0.55 to 0.553as shown in Fig.3,Fig.4, Fig.5,Fig.6 respecticvely. As m was incremented in steps of 0.001, it is observed that solutions are much sensitive to rather than the initial guess and rate of convergence is very high because all switching angles are in feasible range in all iterations. It may be noted that different initial guesses may produce different solutions for a particular value of m , but all solution sets will be produced (when they exist) if m is varied sufficiently in small steps.



Fig. 3 Variation of Switching Angles with Modulation Index=0.55



Fig. 4 Variation of Switching Angles with Modulation Index=0.551



Fig. 5 Variation of Switching Angles with Modulation Index=0.552



Fig.6 Variation of Switching Angles with Modulation Index=0.553

Jhulelal Institute of Technology



Fig. 8 Plot of Line Voltage

![](_page_3_Figure_3.jpeg)

Fig. 9 Bar Graph of FFT Analysis of Line Voltage

![](_page_3_Figure_5.jpeg)

Fig. 10 List of Harmonics for FFT Analysis

## **IV. CONCLUSION**

In this paper, a three-phase 7-level cascaded multilevel inverter with SPWM control has been presented. The results for Phase Voltage & Line Voltage for 7-Level Multilevel Inverter is shown in Fig.7 and in Fig.8.Whereas Harmonics and THD reduction is shown in Fig. 9 & Fig.10.The results obtained from simulation of Matlab- simulink shows high quality output. Also the Results shows harmonic contents & THD are greatly reduced by using Newton-Raphson Algorithm.

#### REFERENCES

- S.Kouro, M. Malinowski, K Gopakumar, J. Pou, L.G. Franquelo, Wu Bin; J Rodriguez, M.A Pérez, J.I.Leon, *Recent Advances and* Industrial Applications of Multilevel Converters, IEEE Trans on Industrial Electronics, Vol 57, Issue: 8, Page(s): 2553 – 2580, 2010
- [2] T.A. Meynard, H. Foch, P. Thomas, J. Courault, R. Jakob, and M. Nahrstaedt, *Multicell Converters: Basic concepts and Industry Applications'*, IEEE Trans on Industial Application, Vol.49, No. 5, pp 955-964, Oct.2002.
- [3] Mariusz Malinowski, K. Gopakumar, Jose Rodriguez, Marcelo A. Pérez, "A Survey on Cascaded Multilevel Inverters", IEEE Trans on Industrial Electronics., Vol. 57, No. 7, July 2010.
- [4] N. Farokhnia, S. H. Fathi, and H. R. Toodeji, 'Direct nonlinear control for individual DC voltage balancing in cascaded multilevel DSTATCOM', in Proc. IEEE Int. Conf. EPECS, 2009, pp. 1–8.
- [5] L.M.Tolbert, F.Z.Peng, 'Multilevel Converters as a utility interface for renewable energy system', IEEE conference, Vol.2,pp. 1271-1274, 2000
- [6] L.G. Franquelo, J. Rodriguez, J. I. Leon, S. Kouro, R. Portillio, and M.A. M. Prats, 'The age of multilevel Converters arrive', IEEE Trans on Industrial Electronics., Mag, Vol.2, No. 2, pp 28-39, June 2008.
- [7] J. S. Lai and F. Z. Peng, 'Multilevel Converter-A New Breed of Power Converters', IEEE Trans. Industry Applications, Vol. 32, No. 3, May/June 1996, pp. 509-517.
- [8] L. M. Tolbert, F. Z. Peng, T. G. Habetler, 'Multilevel Inverters for Electric Vehicle Applications', IEEE Workshop on Power Electronics in Transportation, Dearborn, Michigan, pp. 1424-1431., Oct 22-23, 1998.
- [9] J. Rodriguez, J.S. lai, and F.Z. Peng, ' Multilevel Inverters: A Survey of topologies,

*controls*, *and applications'*, IEEE Trans on Industrial Electronics, Vol. 49, No. 4, pp 724-738, Aug 2002.

- [10] Jose Rodriguez, Steffen Bernet, Peter K. Steimer, Ignacio E. Lizama, 'A Survey on Neutral-Point-Clamped Inverters', IEEE Trans on Industrial Electronics Vol. 57, No. 7, July 2010.
- [11] K. Corzine and Y. Familiant, 'A new cascaded multilevel H-bridge Drive' IEEE Trans on Power Electron., Vol. 17, No. 1, pp. 125–131, Jan. 2002.
- [12] Jing Huang; K.A. Corzine, 'Extended Operation of Flying Capacitor Multilevel Inverter',, IEEE Trans on Industrial Electronics Vol. 21, Issue 1, pp. 140 – 147, 2006.
- [13] A.Cesar. Silva, A. Leopoldo. Cordova, Pablo Lezana, Lee Empringham, 'Implementation and Control of a Hybrid Multilevel Converter With Floating DC Links for Current Waveform Improvement' IEEE Trans on Industrial Electronics, Vol. 58, No. 6, June 2011.
- P. Lezana and G. Ortiz, 'Extended operation of cascade multicell converters under fault condition', IEEE Trans. Ind. Electron., Vol. 56, no. 7,pp. 2697–2703, Jul. 2009.
- [15] Y. Sahali and M. K. Fellah, 'Comparison between optimal minimization of total harmonic distortion and harmonic elimination with voltage control candidates for multilevel inverter', J. Elect. Syst., vol. 1, no. 3, pp. 32–46, Sep. 2005.
- [16] B. P. McGrath and D. G. Holmes 'Multicarrier PWM strategies for multilevel inverters', IEEE Trans. Ind. Electron., Vol. 49, no. 4, pp. 858–867, Aug. 2002.
- [17] Ilhami Colak, Ramazan Bayindir, Ersan Kabalci, 'Design and Analysis of 7-Level Cascaded Multilevel Inverter with Dual SDCSs', IEEE Trans on Power Electron, pp. 180-185.2010.
- [18] N.John . Chiasson, M.Leon , Tolbert, J.Keith . McKenzie, Zhong Du, 'A new approach to solving the harmonic elimination equations for a multilevel converter', IEEE Industry Applications Soc., pp. 640-645, Oct.12-16, 2003.
- [19] Jagdish Kumar, Biswarup Das, Pramod Agarwal, "Selective Harmonic Elimination Technique for a Multilevel Inverter", NPSC, IIT, Bombay 2008.