# Design and Synthesis of Fault Tolerant Full Adder/Subtractor Using Reversible Logic Gates

Prashanth.N.G<sup>1</sup>, Savitha.A.P<sup>2</sup>, M.B.Anandaraju<sup>3</sup>, Nuthan.A.C<sup>4</sup>

 <sup>1</sup>PG Student (VLSI Design and Embedded System), B.G.S. Institute of Technology, B.G.Nagar, Mandya-571448, India
 <sup>2</sup>Associate Professor, Department of ECE, B.G.S. Institute of Technology, B.G.Nagar, Mandya-571448, India
 <sup>3</sup>Professor and HOD, Department of ECE, B.G.S. Institute of Technology, B.G.Nagar, Mandya-571448, India
 <sup>4</sup>Assistant Professor, Department of ECE, G. Madegowda Institute of Technology, Bharathinagara, Mandya-571422, India

# ABSTRACT

Reversible logic is most popular concept in energy efficient computations and this will be demand for upcoming future computing technologies. Reversible logic is emerging as an important research area and it will be having wide applications in many fields such as optical information processing, quantum computing and Low power CMOS design. Under ideal conditions, the reversible logic gates will produce zero power dissipation. So this concept will helpful for Low power VLSI design. This paper will proposes the design of Full adder/subtractor circuit using fault tolerant reversible gates. The design can work singly as an adder/subtractor. The proposed design offers less hardware complexity and is efficient in terms of gate count, delay, constant inputs and garbage outputs compared to previous Fault tolerant Full Adder/Subtractor parallel design. А adder/subtractor design using fault tolerant reversible gates also proposed in this paper. The proposed circuits will be simulated using ModelSim simulator and implemented in Xilinx **FPGA** platform.

*Keywords* – Adder/Subtractor, Parity preserving reversible gates, Parallel Adder/Subtractor, Reversible logic gates.

# I. INTRODUCTION

Today's new technology offers faster, smaller and complex circuits. Moore's law states that Performance (speed) of an integrated circuit per unit cost increased by a factor two for every 18 months. In order to achieve higher speed the clock frequency must be high and for smaller, complex circuit's the number of transistors in the IC must be large and they are more closely packed in order to save area. As the IC will be faster, complex means that will increases the power dissipation in the circuit. Almost all conventional computers comprises of million numbers of gates that are irreversible in nature. During logical operations in the circuit some information is erased or lost that will causes heat dissipation and energy loss.

R Landauer [1] has shown that circuit with irreversible components, during computation each bit loss generates kTln2 joules of energy, where k is Boltzmann's constant and T is absolute temperature. At a temperature T for one bit loss it will generates  $2.86 \times 10^{-21}$  J of energy that will be small but we cannot neglect this value. The heat dissipated in the circuit will gradually decrease the performance and also life span of the circuit or device. In order to overcome these types of problems we require low power consumption and less dissipation components in the circuit. C H Bennet [2] shown that if we use reversible logic gates instead of irreversible components in the circuit, we can achieve zero energy dissipation in the circuit. He proposed two conditions of reversibility.

1<sup>st</sup> condition: For any device to be reversible if its input and output will be uniquely retrievable from each other called *logical reversibility*.

2<sup>nd</sup> condition: A device can run actually backwards then it is called *physically reversible*.

The reversible circuits are those in which reversible logic gates are basic building blocks and there is no energy loss. The reversible logic gates will be having n-input and n-output i.e. equal number of input and equal number of output, and also with oneto-one mapping i.e. inputs can be uniquely recovered from the outputs.

# II. REVERSIBLE LOGIC GATES

The reversible logic gates will generates unique output vector form unique input vector or vice-versa [3]. In reversible logic Input vector is  $I_v=(I_{i,j}, I_{i+1,j}, I_{i+2,j}, ..., I_{k-1,j}, I_{k,j})$  and Output vector is  $O_v=(O_{i,j}, O_{i+1,j}, O_{i+2,j}, ..., O_{k-1,j}, O_{k,j})$ , For each particular vector j  $I_v \leftrightarrow O_v$ .



Fig. 1. General Reversible Gate

The Fig. 1 shows General reversible gate the gate will be having  $\mathbf{k}$  inputs and  $\mathbf{k}$  outputs and it is called  $\mathbf{k}^*\mathbf{k}$  reversible gate [4]. In reversible gates fan out are not permitted, if there it must not exceed more than one. No feedback paths are allowed i.e. circuit is acyclic. Some important factors are Garbage output, constant input etc. Garbage output is the unutilized output from the reversible gate, very much essential to achieve reversibility and it must be not used for further computation. Constant inputs are those that will be added to  $\mathbf{k}^*\mathbf{k}$  function to make it reversible. For an optimized reversible circuit, the number of garbage outputs, the number of constant inputs and the number of reversible gates used should be a minimum.

There exist several reversible gates; some of the basic reversible gates are 2\*2 Feynman [5] gate, Peres gate [6] and Toffoli [7, 8] gate etc. The Fig. 2 shows few basic reversible gates.





Fault tolerance is the property that will enables the system to continue its operation properly when failure occurs in any of the component. If the system will be made up using fault tolerant components then the error detection and correction process will much easier. In communication and other systems fault tolerance is achieved by parity. Parity checking is most widely used method for error detection in digital logic circuits. It will most commonly used in arithmetic and other processing systems because those systems do not preserve the parity of the data, there have been attempts at performing arithmetic operations on specially encoded operands in a manner to check the parity. These types of methods will require more development and they are not widely used. B Parhami [9] shown some methods of error detection in reversible circuits, those standard methods of error detection will presents some problems because in reversible logic circuits fan out are not permitted and we have to take care of garbage bits. For parity preserving output data, the data can be checked in manner i.e. in a computational critical path. For parity preserving gate the ex-or of input will matches with the ex-or of output. For a 3\*3 reversible gate it will satisfies the condition of  $A \oplus B \oplus C = P \oplus Q \oplus$ R, where  $A \oplus B \oplus C$  is input parity and  $P \oplus Q \oplus R$ is output parity. This means that the gate will be parity preserving. Therefore parity preserving circuits will be future design trends to design fault tolerant reversible systems in the field of nanotechnology. Several parity preserving reversible gates are proposed by authors. Few preferable parity preserving gates are as follows:

#### Feynman Double Gate (F2G):

Fig. 3 shows 3\*3 Feynman Double Gate (F2G) [9]. It has A, B and C input vector and output vector as P = A, Q = A  $\oplus$  B, and R = A  $\oplus$  C. Quantum cost is equal to 2.



Fig. 3. Feynman Double Gate (F2G)

Fredkin Gate (FRG):

Fig. 4 shows 3\*3 Fredkin gate (FRG) [10]. It has A, B and input vector and output vector as P = A,  $Q = A'B \oplus AC$  and  $R = A'C \oplus AB$ . Quantum cost is equal to 5.



Fig. 4. Fredkin Gate (FRG)

Modified IG Gate (MIG):

Fig. 5 shows 4\*4 Modified IG [11] gate. It has A, B, C and D input vector and output vector as P = A,  $Q = A \oplus B$ ,  $R = AB \oplus C$  and  $S = AB' \oplus D$ .



Fig. 5. Modified IG Gate (MIG)

TABLE I, TABLE II and TABLE III shows that the gates Feynman double gate (F2G), Fredkin gate (FRG) and MIG gate are parity preserving respectively.

| PARITY PRESERVING | FEVNIMAN DOUDL | E G ATE (E2G) |
|-------------------|----------------|---------------|
| FAKILY FRESERVING | FEYNMAN DOUBL  |               |

| IT I RESERVING I ETIMIAN DOUBLE GATE (I 20 |   |   |   |   |   |     |  |
|--------------------------------------------|---|---|---|---|---|-----|--|
| Α                                          | B | С | Р | Q | R |     |  |
| 0                                          | 0 | 0 | 0 | 0 | 0 |     |  |
| 0                                          | 0 | 1 | 0 | 0 | 1 |     |  |
| 0                                          | 1 | 0 | 0 | 1 | 0 |     |  |
| 0                                          | 1 | 1 | 0 | 1 | 1 |     |  |
| 1                                          | 0 | 0 | 1 | 1 | 1 | 100 |  |
| 1                                          | 0 | 1 | 1 | 1 | 0 |     |  |
| 1                                          | 1 | 0 | 1 | 0 | 1 |     |  |
| 1                                          | 1 | 1 | 1 | 0 | 0 |     |  |

TABLE II

| PARITY PRESERVING FREDKIN GATE (FRG) |   |   |    |   |   |  |
|--------------------------------------|---|---|----|---|---|--|
| Α                                    | B | С | Р  | Q | R |  |
| 0                                    | 0 | 0 | 0  | 0 | 0 |  |
| 0                                    | 0 | 1 | 0  | 0 | 1 |  |
| 0                                    | 1 | 0 | 0  | 1 | 0 |  |
| 0                                    | 1 | 1 | 0  | 1 | 1 |  |
| 1                                    | 0 | 0 | 1  | 0 | 0 |  |
| 1                                    | 0 | 1 | 1  | 1 | 0 |  |
| 1                                    | 1 | 0 | _1 | 0 | 1 |  |
| 1                                    | 1 | 1 | 1  | 1 | 1 |  |

TABLE III Parity Preserving Modified IG Gate (MIG)

| KI | IT Y PRESERVING MODIFIED IO GATE (IVII |   |   |   |   |   |   |   |     |
|----|----------------------------------------|---|---|---|---|---|---|---|-----|
|    | Α                                      | В | С | D | Р | Q | R | S |     |
|    | 0                                      | 0 | 0 | 0 | 0 | 0 | 0 | 0 |     |
|    | 0                                      | 0 | 0 | 1 | 0 | 0 | 0 | 1 |     |
|    | 0                                      | 0 | 1 | 0 | 0 | 0 | 1 | 0 | ١., |
|    | 0                                      | 0 | 1 | 1 | 0 | 0 | 1 | 1 |     |
|    | 0                                      | 1 | 0 | 0 | 0 | 1 | 0 | 0 |     |
|    | 0                                      | 1 | 0 | 1 | 0 | 1 | 0 | 1 |     |
|    | 0                                      | 1 | 1 | 0 | 0 | 1 | 1 | 0 |     |
|    | 0                                      | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 7   |
|    | 1                                      | 0 | 0 | 0 | 1 | 1 | 0 | 1 |     |
|    | 1                                      | 0 | 0 | 1 | 1 | 1 | 0 | 0 |     |
|    | 1                                      | 0 | 1 | 0 | 1 | 1 | 1 | 1 |     |
|    | 1                                      | 0 | 1 | 1 | 1 | 1 | 1 | 0 |     |
|    | 1                                      | 1 | 0 | 0 | 1 | 0 | 1 | 0 |     |
|    | 1                                      | 1 | 0 | 1 | 1 | 0 | 1 | 1 |     |
|    | 1                                      | 1 | 1 | 0 | 1 | 0 | 0 | 0 |     |
|    | 1                                      | 1 | 1 | 1 | 1 | 0 | 0 | 1 |     |

# III. PROPOSED WORK

We have studied adder design using reversible gates by several authors. Some authors are demonstrated that a reversible adder circuit can be realized with at least two garbage output and one constant input. For designing fault tolerant adder circuits these requirements are not applicable. Because in fault tolerant circuits the input parity must matches with the output parity. In the below section first we discuss fault tolerant half adder/subtractor design [12] and after that fault tolerant full adder/subtractor design [12] because the design full adder requires half adder circuit. This fault tolerant full adder/subtractor block can used to realize other arithmetic circuits such as ripple carry adder, carry look ahead adder, carry skip logic and multiplier/divisors. This paper also proposes the design of parallel adder/subtractor design.

The proposed design will work singly a unit which consists of both adder and subtractor. The design will consists of control line ctrl which will selects adder or subtractor according the control logic input.



Fig. 6. Reversible Fault Tolerant Half Adder/Subtractor circuit

The fault tolerant half adder/ subtractor is realized using one Modified IG (MIG) gate and one Fredkin gate (FRG) shown in Fig. 6. The design will be having two inputs A & B and a control line ctrl which will controls mode of operation i.e. when ctrl is at logic 0, the circuit will acts as half adder and when ctrl is at logic 1, the circuit will acts as half subtractor. The S/D in Fig. 6 represent sum & difference line .The C/B in Fig. 6 represents carry & borrow line.



Fig. 7. Fault Tolerant Half Adder/Subtractor circuit (FTHA\_S)

The Fig. 7 represents the Fault Tolerant Half Adder/Subtractor (FT\_HA/S) circuit with two constant inputs are forced at logic 0 and three garbage bits g1 to g3.

As per conventional approach for designing reversible full adder it requires two half adders. So the fault tolerant reversible full adder/subtractor (FT\_FA/S) circuit is built using two fault tolerant half adder/subtractor (FT\_HA/S) circuits. The fault tolerant Full adder/ subtractor is realized using Two Modified IG (MIG) gate, two Fredkin gate (FRG) and one Feynman double gate (F2G) is shown in

Fig. 8. The circuit will be having three inputs A, B &  $C_{in}$  (For full subtractor A, B &  $B_{in}$  are inputs) and a control line ctrl which will controls mode of operation i.e. when ctrl is at logic 0, the circuit will acts as full adder and when ctrl is at logic 1, the circuit will acts as full subtractor.



Fig. 8. Reversible Fault Tolerant Full Adder/Subtractor circuit



#### Fig. 9. Fault Tolerant Full Adder/Subtractor circuit (FT\_FA/S)

The Fig. 9 represents the Fault Tolerant Full Adder/Subtractor (FT\_FA/S) circuit with Five constant inputs are forced at logic 0 and Seven garbage bits g1 to g7.

#### Parallel Adder/Subtractor:

The n-bit Parallel adder/subtractor can be realized by cascading n number of full adder/subtractor. The carry/borrow from one full adder/subtractor will be propagated to the next full adder/subtractor. In this type of adder/subtractor the inputs are presented simultaneously (parallel) therefore these adder/subtractor arte called Parallel Adder/Subtractor.



Fig. 10. Reversible Fault Tolerant n bit Parallel Adder/Subtractor

The Fig. 10 shows fault tolerant n-bit parallel adder/subtractor with a control line ctrl that

will controls the mode of operation i.e. when ctrl is at logic 0, the circuit will acts as parallel adder and when ctrl is at logic 1, the circuit will acts as parallel subtractor.

# IV. RESULTS

The entire architecture is modelled using Verilog. The coding is done on Xilinx ISE13.2 on Spartan 3 using target device: XC3S50-PQ208 at speed grade of -5. Simulation can be done using ModelSim SE 6.3f simulator. The simulation result for FT\_HA/S is shown on Fig. 11 & Fig. 12 and FT\_FA/S is shown on Fig. 13 & Fig. 14 and Parallel Adder/Subtractor is shown on Fig. 15 & Fig. 16 respectively.

| Messages              |     |  |  |
|-----------------------|-----|--|--|
| 🔶 /design2/A          | St1 |  |  |
| 🔶 /design2/B          | St1 |  |  |
| 🔶 /design2/ctrl       | St0 |  |  |
| 🔶 /design2/Sum_Differ | 0   |  |  |
| 🔶 /design2/Carry_Bor  | 1   |  |  |
|                       |     |  |  |

Fig. 11. Simulation result of Fault Tolerant Half Adder/Subtractor when ctrl=0 (acts as Half Adder)

| Messages                |     |  |  |
|-------------------------|-----|--|--|
| 🔶 /design2/A            | St1 |  |  |
| 🔷 /design2/B            | St1 |  |  |
| 🔶 /design2/ctrl         | St1 |  |  |
| 🔷 🔶 /design2/Sum_Differ | 0   |  |  |
| /design2/Carry_Bor      | 0   |  |  |
|                         |     |  |  |
|                         |     |  |  |

Fig. 12. Simulation result of Fault Tolerant Half Adder/Subtractor when ctrl=1(acts as Half Subtractor)



Fig. 13. Simulation result of Fault Tolerant Full Adder/Subtractor when ctrl=0 (acts as Full Adder)



Fig. 14. Simulation result of Fault Tolerant Full Adder/Subtractor when ctrl=1 (acts as Full Subtractor)







Fig. 16. Simulation result of Fault Tolerant 4-Bit Parallel Adder/Subtractor when ctrl=1 (acts as Parallel Subtractor)

The TABLE IV and TABLE V shows the comparative results of different Fault Tolerant Full Adder/Subtractor and Fault Tolerant Parallel Adder/Subtractor.

| TABLE IV                               |
|----------------------------------------|
| COMPARATIVE RESULTS OF DIFFERENT FAULT |
| TOLERANT FULL ADDERS/SUBTRACTORS       |

| TOLER INT TOLET IDDER DOD TRUCTORD |                                    |                              |                           |  |  |
|------------------------------------|------------------------------------|------------------------------|---------------------------|--|--|
|                                    | No. Of gates                       | No. of<br>Constant<br>Inputs | No. of<br>Garbage<br>Bits |  |  |
| Existing<br>Work [12]              | 5 F2G's & 4<br>FRG's = 9           | 9                            | 11                        |  |  |
| This Study                         | 2 MIG's, 2<br>FRG's & 1<br>F2G = 5 | 5                            | 7                         |  |  |
| Percentage<br>Reduction            | 44.45%                             | 44.45%                       | 36.36%                    |  |  |





 TABLE V

 Comparative Results of Different Fault

 Tolerant 4- Bit Parallel Adders/Subtractors

|                         | No. Of gates                           | No. of<br>Constant<br>Inputs | No. of<br>Garbage<br>Bits |
|-------------------------|----------------------------------------|------------------------------|---------------------------|
| Existing<br>Work [12]   | 17 F2G's<br>& 14<br>FRG's =<br>31      | 31                           | 38                        |
| This Study              | 7 MIG's,<br>7 FRG's<br>& 3 F2G<br>= 17 | 17                           | 24                        |
| Percentage<br>Reduction | 45.16%                                 | 45.16%                       | 36.84%                    |





# V. APPLICATIONS

The reversible logic will have many applications. Some important areas of reversible logic include the following [13, 14]

- Nanocomputing
- Bio Molecular Computations
- Laptop/Handheld/Wearable Computers
- Spacecraft

- Low power CMOS.
- Design of low power arithmetic and data path for digital signal processing (DSP).

#### VI. CONCLUSION AND FUTURE WORK

This paper presents efficient approach for the design of fault tolerant full adder/subtractor and parallel adder/subtractor. The proposed design can work as single unit that can acts as adder as well as subtractor depending upon our requirement. The proposed design offers less hardware complexity, less gate count, less garbage bits and constant inputs. The reversible computation can be done efficiently with less number of garbage bits and constant inputs. The proposed Fault tolerant Adder/Subtractor design can be used to realize some arithmetic components such as carry save adder, carry skip adder and multiplier/divisors etc.. In future we are planning to design more optimized Fault tolerant Adder/Subtractor design and other fault tolerant circuits i.e. less garbage bits and constant input.

#### REFERENCES

- [1] R. Landauer, "Irreversibility and Heat Generation in the Computational Process", *IBM Journal of Research and Development*, 5, pp. 183-191, 1961.
- [2] C.H. Bennett, "Logical Reversibility of Computation", *IBM J. Research and Development*, pp. 525-532, November 1973.
- [3] Hafiz Md. Hasan babu, Md. Rafiqu Islam, Ahsan Raja Chowdhary and Syed Mostahead Ali chowdhary "Reversible logic synthesis for minimization of full adder ckt", *IEEE conference on Digital* system design 2003,Enromicro"03,Belek,Antalya,Tarkey, 2003,PP 50-54
- [4] Hafiz Md. Hasan babu, Md. Rafiqu Islam, Ahsan Raja Chowdhary and Syed Mostahead Ali chowdhary "Synthesis of full adder ckt using Reversible logic". 17th international conference on VLSI Design 2004, Mumbai, India 2004, PP 757-760.
- [5] Feynman R., 1985. Quantum mechanical computers, *Optics News*, 11: 11-20.
- [6] Peres, A. 1985. Reversible logic and quantum computers. Physical Review *A*, *32*: 3266-3276.
- [7] E. Fredkin, T. Toffoli, "Conservative Logic", *International Journal of Theory of Physics*, 21, 1982, pp 219-253.
- [8] Toffoli T., 1980. Reversible computing, Tech Memo MIT/LCS/TM-151, MIT Lab for Computer Science.
- [9] B. Parhami, "Fault tolerant reversible circuits", in *Proceedings of 40th Asimolar Conf. Signals, Systems, and Computers,*

Pacific Grove, CA, pp. 1726-1729, October 2006.

- [10] E. Fredkin and T. Toffoli, "Conservative logic", *Intl. Journal of Theoretical Physics*, pp. 219-253, 1982.
- [11] Islam S. and M. Mahbubur Rahman, 2009b. Efficient Approaches for Designing Fault Tolerant Reversible Carry Look-Ahead and Carry- Skip Adders, *MASAUM Journal of Basic and Applied Sciences*, 1(3): 354-360.
- [12] Parminder Kaur & Balwinder singh Dhaliwal "Design of Fault Tolerant Full Adder/Subtractor Using Reversible Gates" 2012 International Conference on Computer Communication and Informatics (ICCCI -2012), Jan. 10 – 12, 2012, Coimbatore, INDIA 978-1-4577-1583-9/ 12/ \$26.00 © 2012 IEEE
- [13] Michael P. Frank, Reversibility for efficient computing, Ph. D. Thesis, May 1999. http://www.cise.ufl.edu/-mpf/rc/thesis /phdthesis.html.
- [14] Carlin Vieri, "Reversible Computing for Energy Efficient and Trustable computation", *April* 1998.