### Implementation of Sine & Cosine using Volder's CORDIC Algorithm

### Mr. Bijender Mehandia\*, Mr. Jitender Chhabra\*\*, Mr. Ajay Khokhar\*\*\*, Mr. Hunny Pahuja\*\*\*\*

\* (Asstt. Professor, Deptt. Of ECE, Gurgaon Institute of Technology & Management, Gurgaon)
\*\* (M.Tech(ECE) Scholar, Gurgaon Institute of Technology & Management, Gurgaon)
\*\*\* (Asstt. Professor, Deptt. Of ECE, Sat Priya Group of Institutions, Rohtak.)
\*\*\*\*(Asstt. Professor, Department of ECE, Lovely Professional University, Punjab)

#### Abstract:

This paper is associated with implementation of Sine & Cosine using Volder's CORDIC Algorithm. CORDIC algorithm based Systems are used for fast and silicon area efficient computation of the sine and cosine functions. The algorithmic approach for the CORDIC algorithm implementation is presented here. Summary of CORDIC synthesis results based on Actel and XILINX FPGAs is given. Finally applications of CORDIC sine and cosine generators in small satellites are discussed.

Keywords: algorithm, CORDIC, cosine, flowchart sine,

#### **1. Introduction**

The name CORDIC is an acronym for Coordinate Rotation Digital Computer. In 1959 Jack E. Volder described the Coordinate Rotation Digital Computer or CORDIC for the calculation of trigonometric functions, multiplication, division and conversion between binary and mixed radix number systems. The CORDIC- algorithm provides an iterative method of performing vector rotations by arbitrary angles using only shift and add.

# 2. Approaches to CORDIC Hardware Implementation

The CORDIC algorithm can be implemented in hardware using three approaches: a sequential approach - the structure is unfolded in time, a parallel approach – the structure is unfolded in space or a combination of the two. A sequential CORDIC design performs one iteration per clock cycle and consists of three n-bit adders/subtractors, two sign extending shifters, a look-up table (LUT) for the step angle constants and a finite state machine. A parallel CORDIC design is similar to an array multiplier structure consisting of rows of adders/ subtractors. A combined CORDIC design is based on a sequential structure where the logic for several successive iterations is cascaded and is executed within one clock cycle.

Since algebraic addition is the main operation in the CORDIC algorithm, the efficiency of the hardware implementation of the algorithm depends significantly on the type of adder used.



Fig 1. CORDIC hardware implementations

Bit-serial and binary adders have been used in sequential CORDIC implementations and all types of adders have been tried in cascaded CORDIC designs – bit-serial adders, carry-save adders, binary adders, redundant adders, combinations of last two. Obviously, a combination of sequential approach and bit-serial adders will result in the slowest design with minimal area, parallel approach and redundant adders – in the fastest design with maximal area.

#### 3. Algorithmic Approach

CORDIC can be used to calculate a number of

#### Mr. Bijender Mehandia, Mr. Jitender Chhabra, Mr. Ajay Khokhar, Mr. Hunny Pahuja / International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622 www.ijera.com Vol. 2, Issue 3, May-Jun 2012, pp. 1481-1483

different functions. This explanation shows how to use CORDIC in rotation mode to calculate sine and cosine of an angle, and assumes the desired angle is given in radians and represented in a fixed point format. To determine the sine or cosine for an angle  $\beta$ , the y or x coordinate of a point on the unit circle corresponding to the desired angle must be found. Using CORDIC, we would start with the vector  $v_a$ :

$$v_{o=}[1,0]$$
 (1)

In the first iteration, this vector would be rotated 45° counterclockwise to get the vector  $v_1$ . Successive iterations will rotate the vector in one or the other direction by size decreasing steps, until the desired angle has been achieved. Step i size is  $\arctan(1/(2^{i-1}))$  for i = 1, 2, 3, ...



Fig 2. flowchart for CORDIC algorithm

#### 4. Redundant Adder Implementation

The conventional one-bit full adder assumes positive weights to all of its three binary inputs and two binary outputs. Such adders can be generalized to four types of adder cells by imposing positive and negative weights to the binary input/output terminals [Hwan79]. The addition of two redundant signed-digit numbers Y and Z can be performed by cascading two levels of generalized full adders of types 1 and 2. The main drawback of this computation scheme with two numbers in redundant form is the amount of hardware, which is twice that in the carry-save case.



Fig 4.latency comparison between a ripple-carry adder and a redundant adder

#### **5. Experimental Results**

We have implemented iterative and cascaded sine and cosine CORDIC-based generators in Actel and XILINX FPGAs using fast binary adders. The number of the iterations in all designs was equal to the bit-length.

The bit-lengths used were 12, 14,16, 24 and 32 bit for the iterative designs and 12, 14 and 16 bit for the cascaded designs. Synthesis results in terms of module count and speed are summarized in Table 3 and 4 where results for both area and delay optimized designs are presented. Four different synthesis tools have been used – Actmap 3.5.04, Symplify 5.1.4, Spectrum 5.69 and XILINX Foundation Series Express 1.5i. The speed estimates in the two rightmost columns of the tables are based on backannotated delays and indicate the value of the maximal data rate achieved and the maximal clock

#### Mr. Bijender Mehandia, Mr. Jitender Chhabra, Mr. Ajay Khokhar, Mr. Hunny Pahuja / International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622 www.ijera.com Vol. 2, Issue 3, May-Jun 2012, pp. 1481-1483

#### frequency.

The experimental results show that module count and operating speed depend significantly on the used synthesis tool. The Actel-based designs are faster than the XILINX-based ones. A 32-bit 1.9 Msps iterative sine/cosine generator can be implemented in a small FPGA (Actel SX16-3). A 16-bit cascaded design is not possible to be fitted in a XC4010XL device, this is not surprising, the parallel implementation approach is a trade-off of area for speed where the area increase is of quadratic order with respect to the bit-length.

## Table 1. CORDIC synthesis results based on ACTELFPGAs.

| Designs   | Length | Actmap <sup>1</sup>     | Symplify <sup>1</sup>   | Spectrum <sup>1</sup>   | Speed <sup>2</sup> | Data              | Frequency         |
|-----------|--------|-------------------------|-------------------------|-------------------------|--------------------|-------------------|-------------------|
|           |        | 3.5.04                  | 5.1.4                   | 5.69                    |                    | rate              |                   |
| A54SX16-3 |        |                         |                         |                         |                    |                   |                   |
|           | bits   | Area/Delay <sup>4</sup> | Area/Delay <sup>4</sup> | Area/Delay <sup>4</sup> | ns                 | Msps              | MHz               |
| Iterative | 12     | 420/574                 | 307/334                 | 347/424                 | 169.5              | 5.9               | 71.4 5            |
| Iterative | 14     | 538/784                 | 399/414                 | 428/536                 | 192.3              | 5.2               | 72.5 5            |
| Iterative | 16     | 674/958                 | 424/462                 | 501/633                 | 232.5              | 4.3               | 68.5 <sup>s</sup> |
| Iterative | 24     | 1170/                   | 694/727                 | 995/1248                | 357.2              | 2.8               | 66.6 <sup>6</sup> |
| Iterative | 32     | 1963/                   | 887/1000                | 1419/1710               | 526.3              | 1.9               | 62.5 °            |
| Cascaded  | 12     | /                       | 862/888                 | 1326/1378               | 44.8               | 22.3 <sup>6</sup> |                   |
| Cascaded  | 14     | /                       | 1970/                   | 2164/2164               | 192.3              | 5.2 <sup>3</sup>  |                   |
| Cascaded  | 16     | /                       | 2853/                   | 2941/3718               | 222.2              | 4.5 <sup>3</sup>  |                   |

Direct digital synthesis (DDS) generates a new frequency based upon an original reference frequency. Virtually all DDS architectures include a lookup table that performs a sine computation function for generating sinusoidal output signals. For comparison purposes we have designed and synthesised a LUT that is an improved version of the modified Sutherland architecture.

#### 6. Conclusions

This paper presents theoretical and practical aspects of implementing sine/cosine CORDIC-based generators in FPGAs. The main results can be summarized as follows: A trade-off speed/area will determine the right structural approach to CORDIC FPGA implementation for an application. Module count and operating speed depend significantly on the used synthesis tool. Simulation has shown that the redundant adder can improve the efficiency of CORDIC FPGA implementations for bit-lengths higher than 32-bit.

#### 7. References

[Andr98] R.Andraka. A Survey of CORDIC Algorithms for FPGA Based Computersn – Proc. Of the 1998 CM/SIGDA Sixth International Symposium on FPGAs, February1998, Monterey, CA, pp.191-200.

- [Bake76] P.W.Baker. Suggestion for a Binary Cosine Generator, IEEE Transactions on Computers, February, 1975, pp. 1134-1136.
- [Marx99] M.Marx. FPGA Implementation of sin(x) and cos(x) Generators Using the CORDIC Algorithm, Final Year Project Report, School of Electronic Engineering, University of Surrey, Guidford, UK, 1999. s
- [Pirs98] P.Pirsch. Architectures for Digital Signal Processing, John Wiley & Sons,1998.
- [Taka91] N.Takagi. Redundant CORDIC Methods with a Constant Scale Factor for Sine and Cosine Computation, IEEE Trans. On Comput., vol. 40, n 9, 1991, pp. 989-994.
- [Timm91] D.Timmerman, H.Hahn, B.J.Hosticka, B.Rix. A New Addition Scheme and Fast Scaling Factor Compensation Methods for CORDIC algorithms, Integration – the VLSI Journal, vol. 11, n 1, 1991, pp. 85-100.
- [Vlac99] A.Vlachos. Design and Implementation of CORDIC Modules for ADCS, MSc Project Report, School of Electronic Engineering, University of Surrey, Guidford, UK, 1999.
- [Vold59] J.Volder. The CORDIC Computing Technique, IRE Trans. Comput., Sept.1959, pp.330-334.
- [Walt71] J.S. Walther. A Unified Algorithm for Elementary Functions, Proc. AFIPS Spring Joint Computer Conference, pp.379-385, 1971.
- [Wang96] S.Wang, V.Piuri. A Unified View of CORDIC Processor Design, in Application Specific Processors, Ed. By Earl E. Swatzlander, Jr., Kluwer Academic Press, 1996, pp.121-160.